# Logic and Computer Design Fundamentals Chapter 4 – Arithmetic Functions

#### **Charles Kime & Thomas Kaminski**

© 2008 Pearson Education, Inc. (Hyperlinks are active in View Show mode)

## **Overview**

- Iterative combinational circuits
- Binary adders
  - Half and full adders
  - Ripple carry and carry lookahead adders
- Binary subtraction
- Binary adder-subtractors
  - Signed binary numbers
  - Signed binary addition and subtraction
  - Overflow
- Binary multiplication
- Other arithmetic functions
  - Design by contraction

Logic and Computer Design Fundamentals, 4e PowerPoint® Slides © 2008 Pearson Education, Inc.

### **Iterative Combinational Circuits**

#### Arithmetic functions

- Operate on binary vectors
- Use the same subfunction in each bit position
- Can design functional block for subfunction and repeat to obtain functional block for overall function
- Cell subfunction block
- Iterative array a array of interconnected cells
- An iterative array can be in a <u>single</u> dimension (1D) or <u>multiple</u> dimensions

Logic and Computer Design Fundamentals, 4e PowerPoint® Slides © 2008 Pearson Education, Inc.

Chapter 4 3

# **Block Diagram of a 1D Iterative Array**



### **Functional Blocks: Addition**

- Binary addition used frequently
- Addition Development:
  - *Half-Adder* (HA), a 2-input bit-wise addition functional block,
  - *Full-Adder* (FA), a 3-input bit-wise addition functional block,
  - *Ripple Carry Adder*, an iterative array to perform <u>binary addition</u>, and
  - *Carry-Look-Ahead Adder* (CLA), a hierarchical structure to improve performance.

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

Chapter 4 5

# **Functional Block: Half-Adder**

| der tha                                               | t perforn                                                                                                                                                                                        | ns the                                                                                                                                                                                                                                                                 |  |  |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                       |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                        |  |  |
| 0                                                     | 1                                                                                                                                                                                                | 1                                                                                                                                                                                                                                                                      |  |  |
| +1                                                    | + 0                                                                                                                                                                                              | +1                                                                                                                                                                                                                                                                     |  |  |
| 01                                                    | 01                                                                                                                                                                                               | 10                                                                                                                                                                                                                                                                     |  |  |
| • A half adder adds two bits to produce a two-bit sum |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                        |  |  |
| X Y                                                   | C S                                                                                                                                                                                              |                                                                                                                                                                                                                                                                        |  |  |
| 0 0                                                   | 0 0                                                                                                                                                                                              |                                                                                                                                                                                                                                                                        |  |  |
| 0 1                                                   | 0 1                                                                                                                                                                                              |                                                                                                                                                                                                                                                                        |  |  |
| 1 0                                                   | 0 1                                                                                                                                                                                              |                                                                                                                                                                                                                                                                        |  |  |
| 1 1                                                   | 1 0                                                                                                                                                                                              |                                                                                                                                                                                                                                                                        |  |  |
|                                                       | $     \begin{array}{r}       0 \\       \frac{+1}{01} \\       \hline       0 \\       0 \\       0 \\       X \\       Y \\       0 \\       0 \\       1 \\       1 \\       1   \end{array} $ | ler that perform         0       1 $\pm 1$ $\pm 0$ 0       0       1         oduce a two-bit s       S         X       Y       C       S         0       0       0       0         0       0       0       0       1         1       0       0       1       1       0 |  |  |

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

#### Logic Simplification: Half-Adder



Logic and Computer Design Fundamentals, 4e PowerPoint® Slides © 2008 Pearson Education, Inc.

Chapter 4 7

#### **Five Implementations: Half-Adder**

 We can derive following sets of equations for a halfadder:

(a) 
$$S = X \cdot \overline{Y} + \overline{X} \cdot Y$$
  
 $C = X \cdot Y$   
(b)  $S = (X + Y) \cdot (\overline{X} + \overline{Y})$   
 $C = X \cdot Y$   
(c)  $S = (C + \overline{X} \cdot \overline{Y})$   
 $C = X \cdot Y$   
(d)  $\underline{S} = (X + Y) \cdot \overline{C}$   
 $\overline{C} = (\overline{X} + \overline{Y}) \cdot \overline{C}$   
(e)  $S = X \oplus Y$   
 $C = X \cdot Y$   
(f)  $C = X \cdot Y$   
(h)  $S = (C + \overline{X} \cdot \overline{Y})$   
 $C = X \cdot Y$ 

- (a), (b), and (e) are SOP, POS, and XOR implementations for S.
- In (c), the C function is used as a term in the AND-NOR implementation of S, and in (d), the C function is used in a POS term for S.

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

## **Implementations: Half-Adder**



Y

Logic and Computer Design Fundamentals, 4e PowerPoint® Slides © 2008 Pearson Education, Inc.

Chapter 4 9

## **Functional Block: Full-Adder**

 A full adder is similar to a half adder, but includes a carry-in bit from lower stages. Like the half-adder, it computes a sum bit, S and a carry bit, C.

| • For a carry-in (Z) of             | Z   | 0   | 0  | 0   | 0   |
|-------------------------------------|-----|-----|----|-----|-----|
| 0, it is the same as                | Χ   | 0   | 0  | 1   | 1   |
| the half-adder:                     | + Y | + 0 | +1 | + 0 | + 1 |
|                                     | C S | 00  | 01 | 01  | 10  |
| <ul> <li>For a carry- in</li> </ul> |     |     |    |     |     |
| (Z) of 1:                           | Z   | 1   | 1  | 1   | 1   |
|                                     | X   | 0   | 0  | 1   | 1   |
|                                     | + Y | + 0 | +1 | + 0 | +1  |
|                                     | C S | 01  | 10 | 10  | 11  |
|                                     |     |     |    |     |     |

Logic and Computer Design Fundamentals, 4e PowerPoint® Slides © 2008 Pearson Education, Inc.

# Logic Optimization: Full-Adder



Logic and Computer Design Fundamentals, 4e PowerPoint® Slides © 2008 Pearson Education, Inc.

Chapter 4 11

### **Equations: Full-Adder**

• From the K-Map, we get:

 $\mathbf{S} = \mathbf{X} \mathbf{Y} \mathbf{Z} + \mathbf{X} \mathbf{Y} \mathbf{Z} + \mathbf{X} \mathbf{Y} \mathbf{Z} + \mathbf{X} \mathbf{Y} \mathbf{Z}$ 

- $\mathbf{C} = \mathbf{X}\mathbf{Y} + \mathbf{X}\mathbf{Z} + \mathbf{Y}\mathbf{Z}$
- The S function is the three-bit XOR function (Odd Function):

 $S = X \oplus Y \oplus Z$ 

The Carry bit C is 1 if both X and Y are 1 (the sum is 2), or if the sum is 1 and a carry-in (Z) occurs. Thus C can be re-written as:

 $\mathbf{C} = \mathbf{X}\mathbf{Y} + (\mathbf{X} \oplus \mathbf{Y})\mathbf{Z}$ 

- The term X·Y is carry generate.
- The term X⊕Y is *carry propagate*.

## **Implementation: Full Adder**



Logic and Computer Design Fundamentals, 4e PowerPoint® Slides © 2008 Pearson Education, Inc.

Chapter 4 13

### **Binary Adders**

- To add multiple operands, we "bundle" logical signals together into vectors and use functional blocks that operate on the vectors
- Example: <u>4-bit ripple carry</u> <u>adder:</u> Adds input vectors A(3:0) and B(3:0) to get a sum vector S(3:0)
- Note: carry out of cell i becomes carry in of cell i + 1

| Description | Subscript<br>3 2 1 0 | Name             |
|-------------|----------------------|------------------|
| Carry In    | 0110                 | C <sub>i</sub>   |
| Augend      | 1011                 | A <sub>i</sub>   |
| Addend      | 0011                 | B <sub>i</sub>   |
| Sum         | 1110                 | S <sub>i</sub>   |
| Carry out   | 0011                 | C <sub>i+1</sub> |

## 4-bit Ripple-Carry Binary Adder

 A four-bit Ripple Carry Adder made from four 1-bit Full Adders:



Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

Chapter 4 15

## **Unsigned Subtraction**

- Algorithm:
  - Subtract the subtrahend N from the minuend M
  - If no end borrow occurs, then M ≥ N, and the result is a non-negative number and correct.
  - If an end borrow occurs, the N > M and the difference M - N + 2n is subtracted from 2n, and a minus sign is appended to the result.

| Examples:                                                                                                      | 0             | 1             |              |
|----------------------------------------------------------------------------------------------------------------|---------------|---------------|--------------|
|                                                                                                                | 1001          | 0100          |              |
|                                                                                                                | - <u>0111</u> | - <u>0111</u> |              |
|                                                                                                                | 0010          | 1101          |              |
|                                                                                                                |               | 10000         |              |
|                                                                                                                |               | - <u>1101</u> |              |
| Logic and Computer Design Fundamentals, 4e<br>PowerPoint <sup>®</sup> Slides<br>© 2008 Pearson Education, Inc. |               | (-) 0011      | Chapter 4 16 |

## Unsigned Subtraction (continued)

- The subtraction, 2<sup>n</sup> N, is taking the 2's complement of N
- To do both unsigned addition and unsigned subtraction requires:
- Quite complex!
- Goal: Shared simpler logic for both addition and subtraction
- Introduce complements as an approach



Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

### Complements

- Two complements:
  - Diminished Radix Complement of N
    - (r 1)'s complement for radix r
    - 1's complement for radix 2
    - Defined as (r<sup>n</sup> 1) N
  - Radix Complement
    - r's complement for radix r
    - 2's complement in binary
    - Defined as r<sup>n</sup> N
- Subtraction is done by adding the complement of the subtrahend
- If the result is negative, takes its 2's complement

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

#### **Binary 1's Complement**

 For r = 2, N = 01110011<sub>2</sub>, n = 8 (8 digits): (r<sup>n</sup> - 1) = 256 -1 = 255<sub>10</sub> or 1111111<sub>2</sub>
 The 1's complement of 01110011<sub>2</sub> is then: 11111111 - 01110011 10001100
 Since the 2<sup>n</sup> - 1 factor consists of all 1's and since 1 - 0 = 1 and 1 - 1 = 0, the one's complement is obtained by <u>complementing each individual bit</u> (bitwise NOT).

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

Chapter 4 19

# **Binary 2's Complement**

For r = 2, N = 01110011<sub>2</sub>, n = 8 (8 digits), we have:

 $(\mathbf{r}^n) = 256_{10}$  or  $10000000_2$ 

- The 2's complement of 01110011 is then: 100000000 - <u>01110011</u> 10001101
- Note the result is the 1's complement plus 1, a fact that can be used in designing hardware

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

#### **Alternate 2's Complement Method**

- Given: an *n*-bit binary number, beginning at the least significant bit and proceeding upward:
  - Copy all least significant 0's
  - Copy the first 1
  - Complement all bits thereafter.
- 2's Complement Example:

#### 10010<u>100</u>

• Copy underlined bits:

#### <u>100</u>

• and complement bits to the left: 01101100

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

Chapter 4 21

#### Subtraction with 2's Complement

- For n-digit, <u>unsigned</u> numbers M and N, find M
  - N in base 2:
    - Add the 2's complement of the subtrahend N to the minuend M:

 $M + (2^n - N) = M - N + 2^n$ 

- If M ≥ N, the sum produces end carry r<sup>n</sup> which is discarded; from above, M − N remains.
- If M < N, the sum does not produce an end carry and, from above, is equal to  $2^n - (N - M)$ , the 2's complement of (N - M).
- To obtain the result (N M), take the 2's complement of the sum and place a to its left.

Logic and Computer Design Fundamentals, 4e PowerPoint® Slides © 2008 Pearson Education, Inc.

**Unsigned 2's Complement Subtraction Example 1** 

 Find 01010100<sub>2</sub> - 01000011<sub>2</sub>
 01010100 1010100

 - 01000011 2's comp + 10111101 00010001
 The carry of 1 indicates that no

correction of the result is required.

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

Chapter 4 23

**Unsigned 2's Complement Subtraction Example 2** 

• Find  $01000011_2 - 01010100_2$ 01000011 - 01010100 2's comp 001000011 + 10101100 11101111 2's comp 00010001

 The carry of 0 indicates that a correction of the result is required.

Result = - (00010001)

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

#### **Signed Integers**

- Positive numbers and zero can be represented by unsigned n-digit, radix r numbers. We need a representation for negative numbers.
- To represent a sign (+ or –) we need exactly one more bit of information (1 binary digit gives 2<sup>1</sup> = 2 elements which is exactly what is needed).
- Since computers use binary numbers, by convention, the most significant bit is interpreted as a sign bit:

 $\mathbf{s} \mathbf{a}_{n-2} \dots \mathbf{a}_2 \mathbf{a}_1 \mathbf{a}_0$ 

where:

**s** = 0 for Positive numbers

**s** = 1 for Negative numbers

and  $a_i = 0$  or 1 represent the magnitude in some form.

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

Chapter 4 25

#### **Signed Integer Representations**

•*Signed-Magnitude* – here the n – 1 digits are interpreted as a positive magnitude.

•*Signed-Complement* – here the digits are interpreted as the rest of the complement of the number. There are two possibilities here:

- Signed 1's Complement
  - Uses 1's Complement Arithmetic
- Signed 2's Complement
  - Uses 2's Complement Arithmetic

Logic and Computer Design Fundamentals, 4e PowerPoint® Slides © 2008 Pearson Education, Inc.

#### **Signed Integer Representation Example**

| Number | Sign -Mag. | 1's Comp. | 2's Comp. |
|--------|------------|-----------|-----------|
| +3     | 011        | 011       | 011       |
| +2     | 010        | 010       | 010       |
| +1     | 001        | 001       | 001       |
| +0     | 000        | 000       | 000       |
| -0     | 100        | 111       |           |
| -1     | 101        | 110       | 111       |
| -2     | 110        | 101       | 110       |
| -3     | 111        | 100       | 101       |
| -4     |            |           | 100       |

#### ■ r =2, n=3

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

Chapter 4 27

# **Signed-Magnitude Arithmetic**

- If the parity of the three signs is 0:
  - 1. Add the magnitudes.
  - 2. Check for overflow (a carry out of the MSB)
  - **3.** The sign of the result is the same as the sign of the first operand.

#### • If the parity of the three signs is 1:

- 1. Subtract the second magnitude from the first.
- 2. If a borrow occurs:
  - take the two's complement of result
  - and make the result sign the complement of the sign of the first operand.
- 3. Overflow will never occur.

## **Sign-Magnitude Arithmetic Examples**

| • Example 1: | 0010<br>+ <u>0101</u> |
|--------------|-----------------------|
| Example 2:   | 0010<br>+ <u>1101</u> |
| • Example 3: | 1010<br>- <u>0101</u> |

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

Chapter 4 29

## **Signed-Complement Arithmetic**

#### Addition:

1. Add the numbers including the sign bits, discarding a carry out of the sign bits (2's Complement), or using an end-around carry (1's Complement).

2. If the sign bits were the same for both numbers and the sign of the result is different, an overflow has occurred.

3. The sign of the result is computed in step 1.

Subtraction:

Form the complement of the number you are subtracting and follow the rules for addition.

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

**Signed 2's Complement Examples** 

• Example 1: 1101 +<u>0011</u>

### • Example 2: 1101 -<u>0011</u>

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

Chapter 4 31

# 2's Complement Adder/Subtractor

- Subtraction can be done by addition of the 2's Complement.
  - 1. Complement each bit (1's Complement.)
  - 2. Add 1 to the result.
- The circuit shown computes A + B and A B:



#### **Overflow Detection**

- *Overflow* occurs if *n* + 1 bits are required to contain the result from an n-bit addition or subtraction
- Overflow can occur for:
  - Addition of two operands with the same sign
  - Subtraction of operands with different signs
- Signed number overflow cases with correct result sign

 Detection can be performed by examining the result signs which should match the signs of the top operand

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

Chapter 4 33

### **Overflow Detection**

Signed number cases with carries C<sub>n</sub> and C<sub>n-1</sub> shown for correct result signs:
 0 00 01 11 1

 Signed number cases with carries shown for erroneous result signs (indicating overflow):

- Simplest way to implement overflow  $V = C_n \oplus C_{n-1}$
- This works correctly only if 1's complement and the addition of the carry in of 1 is used to implement the complementation! Otherwise fails for 10 ... 0

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

### **Other Arithmetic Functions**

- Convenient to design the functional blocks by *contraction* - removal of redundancy from circuit to which input fixing has been applied
- Functions
  - Incrementing
  - Decrementing
  - Multiplication by Constant
  - Division by Constant
  - Zero Fill and Extension

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

Chapter 4 35

### **Design by Contraction**

- Contraction is a technique for simplifying the logic in a functional block to implement a different function
  - The new function must be realizable from the original function by applying rudimentary functions to its inputs
  - Contraction is treated here only for application of 0s and 1s (not for X and X)
  - After application of 0s and 1s, equations or the logic diagram are simplified by using rules given on pages 224 - 225 of the text.

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

### **Design by Contraction Example**



• The middle cell can be repeated to make an incrementer with *n* > 3.

Logic and Computer Design Fundamentals, 4e PowerPoint® Slides © 2008 Pearson Education, Inc.

Chapter 4 37

### **Incrementing & Decrementing**

#### Incrementing

- Adding a fixed value to an arithmetic variable
- Fixed value is often 1, called *counting* (up)
- Examples: A + 1, B + 4
- Functional block is called *incrementer*

#### Decrementing

- Subtracting a fixed value from an arithmetic variable
- Fixed value is often 1, called *counting (down)*
- Examples: A 1, B 4
- Functional block is called *decrementer*

## Multiplication/Division by 2<sup>n</sup>



Logic and Computer Design Fundamentals, 4e PowerPoint® Slides © 2008 Pearson Education, Inc.

Chapter 4 39

### Multiplication by a Constant



Logic and Computer Design Fundamentals, 4e PowerPoint® Slides © 2008 Pearson Education, Inc.

### **Zero Fill**

- Zero fill filling an *m*-bit operand with 0s to become an *n*-bit operand with *n > m*
- Filling usually is applied to the MSB end of the operand, but can also be done on the LSB end
- Example: 11110101 filled to 16 bits
  - MSB end: 000000011110101
  - LSB end: 111101010000000

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

Chapter 4 41

### Extension

- Extension increase in the number of bits at the MSB end of an operand by using a complement representation
  - Copies the MSB of the operand into the new positions
  - Positive operand example 01110101 extended to 16 bits:

000000001110101

• Negative operand example - 11110101 extended to 16 bits:

1111111111110101

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.

### **Terms of Use**

- All (or portions) of this material © 2008 by Pearson Education, Inc.
- Permission is given to incorporate this material or adaptations thereof into classroom presentations and handouts to instructors in courses adopting the latest edition of Logic and Computer Design Fundamentals as the course textbook.
- These materials or adaptations thereof are not to be sold or otherwise offered for consideration.
- This Terms of Use slide or page is to be included within the original materials or any adaptations thereof.

Logic and Computer Design Fundamentals, 4e PowerPoint<sup>®</sup> Slides © 2008 Pearson Education, Inc.