

## **Serial Digital Data Networks**

This table provides top-level characteristics for serial interface standards by which two or more digital devices can be connected for communication. Design engineers can use the table to compare interface options for their application based on the design constraints like number of signal lines, network size, speed, distance, noise immunity, fault tolerance and reliability.

Dallas Semiconductor offers 1-Wire® serial protocol to designers interested in implementing a low-cost, minimal contact interface. A key benefit provided with this low-cost, master/slave architecture is the delivery of slave-device power on the same line used for digital communication. A 1-Wire master can easily be implemented on a microcontroller unit (MCU) with only a single I/O pin by using software. Bridge chips for I<sup>2</sup>C\*, UART serial (RS-232), and USB-to-1-Wire are also available that off-load host-side 1-Wire protocol implementation and provide optimized 1-Wire waveform characteristics.

|                           | 1-Wire                                                         | I <sup>2</sup> C*                                             | SMBus™                                                        | SPI™                                    | MicroWire/PLUS™                          | M-Bus<br>(EN1434)                                                | CAN<br>(ISO11898)                                    | LIN Bus                                        |
|---------------------------|----------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------|------------------------------------------|------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------|
| Network<br>Concept        | single<br>master,<br>multiple<br>slaves                        | multiple<br>masters,<br>multiple<br>slaves                    | multiple<br>masters,<br>multiple<br>slaves                    | single<br>master,<br>multiple<br>slaves | single master,<br>multiple slaves        | single<br>master,<br>multiple<br>slaves                          | multiple<br>masters,<br>multiple<br>slaves           | single<br>master,<br>multiple<br>slaves        |
| Number of<br>Signal Lines | 1 (IO)                                                         | 2, (SCL,<br>SDA)                                              | 2, (SMBCLK,<br>SMBDAT)                                        | 4, (CS SI,<br>SO, SCK)                  | 4, (CS DI, DO,<br>SK)                    | 2 (lines can<br>be swapped)                                      | 2 (CAN_H,<br>CAN_L,<br>terminated)                   | 1 (LIN)                                        |
| Optional signals          | N/A                                                            | N/A                                                           | SMBSUS#,<br>SMBALERT#                                         | N/A                                     | N/A                                      | N/A                                                              | 2nd GND,<br>Power,<br>Shield                         | N/A                                            |
| Network Size              |                                                                | Limited by<br>max. 400pF<br>bus<br>capacitance<br>requirement | Limited by<br>max. 400pF<br>bus<br>capacitance<br>requirement | N/A (circuit<br>board level)            | N/A (circuit board level)                | Max. 350m<br>per segment<br>of max. 250<br>slaves; max.<br>180nF | 40m @1M<br>bps1000m<br>@ 50k bps<br>(example)        | Up to 40m,<br>max. 10nF<br>total load          |
| Network<br>Interface      | open<br>drain,<br>resistive or<br>active<br>master pull-<br>up | active master                                                 | open drain,<br>resistive or<br>active master<br>pull-up       | Push-pull with tristate                 | Push-pull with tristate                  | M to S:<br>voltage drive<br>S to M:<br>current load              | Differential open drain/source or open coll./emitter | open drain,<br>resistive<br>master pull-<br>up |
| Network<br>Voltage        | From 2.8<br>to 6.0 V,<br>device<br>specific                    | From 1.8 to 5.5V, device specific                             | 2.7V to 5.5V                                                  | From 1.8V to 5.5V, device specific      | From 1.8V to<br>5.5V, device<br>specific | ~40V                                                             | V <sub>DD</sub> -VD<br>(diode drop);<br>~4.5V max.   | 8 to 18V                                       |

| Logic<br>Thresholds    | Vary with<br>network<br>voltage                                       | Fixed level:<br>>1.5V, >3.0<br>V V <sub>DD</sub> -<br>related level:<br><30%, >70%<br>of V <sub>DD</sub> | <0.8V, >2.1V                                                    | V <sub>DD</sub> -related<br>level: <20%<br>(30%), >70%<br>of V <sub>DD</sub><br>(inconsistent) | Fixed level: <0.8V,<br>>2.0V; V <sub>DD</sub> -<br>related level:<br><20% (30%),<br>>70% (80%) of<br>V <sub>DD</sub> (inconsistent) | Master to<br>slave: 24V,<br>36V<br>nominalSlave<br>to master:<br><1.5mA,<br>>11mA       | Differential:<br><50mV<br>(recessive),<br>>1.5V<br>(dominant);<br>driver<br>specification             | $V_{DD}$ -related level: <20%, >80% of $V_{DD}$ (driver spec.)<40%, >60% of $V_{DD}$ (receiver spec.) |
|------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| Transmission           | LS bit first,<br>half-duplex                                          | MS bit first<br>plus<br>Acknowledge<br>bit, half-<br>duplex                                              | MS bit first<br>plus<br>Acknowledge<br>bit, half-<br>duplex     | MS bit first, full-duplex                                                                      | MS bit first, full-<br>duplex                                                                                                       | LS bit first,<br>half-duplex,<br>acknowledge<br>response                                | MS bit first,<br>half-duplex                                                                          | LS bit first,<br>half-duplex                                                                          |
| Address<br>Format      | 56 bits                                                               | 7 bits, (10 bits defined but not implemented)                                                            | 7 bits, (10 bits defined but not implemented)                   | N/A                                                                                            | N/A                                                                                                                                 | 8 bits<br>(primary<br>address), 64<br>bits<br>(secondary<br>address)                    | Message identifier 11 bits (standard format), 29 bits (extended format)                               | Message identifier 8 bits, including 2 parity bits                                                    |
| Network<br>Inventory   | Automatic,<br>supports<br>dynamic<br>topology<br>change               | N/A; slave<br>addresses<br>hard-coded<br>in firmware                                                     | ARP,<br>Address<br>Resolution<br>Protocol<br>(Rev. 2.0<br>only) | N/A; slave<br>select (CS\)<br>hard-coded<br>in firmware                                        | N/A; slave select<br>(CS\) hard-coded<br>in firmware                                                                                | Automatic                                                                               | N/A;<br>message-<br>based<br>protocol, not<br>address<br>based                                        | N/A;<br>message-<br>based<br>protocol, not<br>address<br>based                                        |
| Gross Data<br>Rate     | Standard:<br>~0 to<br>16.3k bps<br>Overdrive:<br>~0 to 142k<br>bps)   | Standard: ~0 to 100k bps;<br>Fast: ~0 to 400k bps;<br>High-Speed: ~0 to 3.4M bps                         | 10k to 100k<br>bps                                              | ~0 to ~10 M<br>bps (device<br>specific)                                                        | ~0 to ~5 M bps<br>(device specific)                                                                                                 | 300, 2400,<br>9600 bps                                                                  | ~0 to 1M bps                                                                                          | ~1k to ~20k<br>bps                                                                                    |
| Access Time            | Standard:<br>~ 5.4ms<br>Overdrive:<br>~0.6ms (at<br>maximum<br>speed) | Standard:<br>~95µsFast:<br>~23µs(at<br>maximum<br>speed)                                                 | ~95µs @<br>100k bps                                             | N/A                                                                                            | N/A                                                                                                                                 | Primary<br>address,<br>2400 bps:<br>13.75ms<br>(short frame),<br>27.5ms (long<br>frame) | At 1M bps<br>19µs<br>(standard) or<br>39µs<br>(extended)<br>from start of<br>frame to 1st<br>data bit | At 20k bps<br>1.7ms from<br>start of<br>frame to 1st<br>data bit                                      |
| Data<br>Protection     | 8-bit and<br>16-bit CRC                                               | N/A                                                                                                      | PEC Packet<br>Error Code<br>(Rev.1.1,<br>2.0)                   | N/A                                                                                            | N/A                                                                                                                                 | Even parity, check sum, frames                                                          | 15-bit CRC,<br>frames,<br>frame<br>acknowledge                                                        | Check sum, frames                                                                                     |
| Collision<br>Detection | Yes,<br>through<br>non-<br>matching<br>CRC                            | Yes (multi-<br>master<br>operation<br>only)                                                              | Yes (Rev.<br>2.0 only)                                          | N/A                                                                                            | N/A                                                                                                                                 | Yes<br>("medium"<br>and "strong"<br>collisions)                                         | Yes:<br>CSMA/CD                                                                                       | Yes,<br>through<br>check sum                                                                          |
| Slave supply           | Parasitic<br>(typical),<br>V <sub>DD</sub><br>(exception)             | V <sub>DD</sub> only                                                                                     | V <sub>DD</sub> only                                            | V <sub>DD</sub> only                                                                           | V <sub>DD</sub> only                                                                                                                | Parasitic<br>and/or local<br>supply                                                     | V <sub>DD</sub> only,<br>local or<br>remote<br>source                                                 | Parasitic only                                                                                        |

<sup>\*</sup>Purchase of I<sup>2</sup>C components from Maxim Integrated Products, Inc., or one of its sublicensed Associated Companies, conveys a

license under the Philips  $I^2C$  Patent Rights to use these components in an  $I^2C$  system, provided that the system conforms to the  $I^2C$  Standard Specification defined by Philips.

SMBus is a trademark of Intel Corporation.

SPI is a trademark of Motorola, Inc.

MICROWIRE PLUS is a trademark of National Semiconductor Corp.

## **More Information**

| DS2401:  | QuickView Full (PDF) Data Sheet Free Samples                                                                                                          |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| DS2408:  | $\underline{QuickView}  -\!  \underline{Full}  ( \underline{PDF} )  \underline{Data}   \underline{Sheet}  -\!  \underline{Free}  \underline{Samples}$ |
| DS2431:  | $\underline{QuickView}  -\!  \underline{Full}  ( \underline{PDF} )  \underline{Data}   \underline{Sheet}  -\!  \underline{Free}  \underline{Samples}$ |
| DS2432:  | $\underline{QuickView}  -\!  \underline{Full}  ( \underline{PDF} )  \underline{Data}   \underline{Sheet}  -\!  \underline{Free}  \underline{Samples}$ |
| DS2480B: | $\underline{QuickView}  -\!  \underline{Full}  ( \underline{PDF} )  \underline{Data}   \underline{Sheet}  -\!  \underline{Free}  \underline{Samples}$ |
| DS2490:  | $\underline{\text{QuickView}}  -\!  \underline{\text{Full (PDF) Data Sheet}}  -\!  \underline{\text{Free Samples}}$                                   |
| DS2502:  | QuickView Full (PDF) Data Sheet Free Samples                                                                                                          |